Search Paper
  • Home
  • Login
  • Categories
  • Post URL
  • Academic Resources
  • Contact Us

 

A Novel Approach to Minimize Spare Cell Leakage Power Consumption During Physical Design Implementation

google+
Views: 111                 

Author :  Vasantha Kumar B.V.P, Dr. N. S. Murthy Sharma, Dr. K. Lal Kishore and Jibanjeet Mishra

Affiliation :  Synopsys (India) Pvt. Ltd

Country :  India

Category :  Digital Signal & Image Processing

Volume, Issue, Month, Year :  2, 4, December, 2011

Abstract :


In IC designs leakage power constitutes significant amount power dissipation because CMOS gates are not perfect switches. The leakage power in CMOS gates is dependent on the states of the inputs. This leakage power will get dissipated even when the gates are in idle conditions. Traditionally ECO cells (or) spare cells remain idle in the design and thus contributes to significant state dependent leakage power consumption. In this paper we proposed novel solution to minimize the state dependent leakage power dissipation of the spare cells.

Keyword :  Engineering Change Order (ECO), ECO cell, Spare cell, State dependent, leakage power and switching probability.

Journal/ Proceedings Name :  International Journal of VLSI design & Communication Systems ( VLSICS )

URL :  https://aircconline.com/vlsics/V2N4/2411vlsics07.pdf

User Name : Ryan cooper
Posted 23-12-2021 on 17:34:23 AEDT



Related Research Work

  • Sub Ten Micron Channel Devices Achieved By Vertical Organic Thin Film Transistor
  • Image Filtering Using All Neighbor Directional Weighted Pixels: Optimization Using Particle Swarm Optimization
  • Linear And Non-linear Feature Extraction Algorithms For Lunar Images
  • Relevance Of Grooved Nmosfets In Ultra Deep Submicron Region In Low Power Applications

About Us | Post Cfp | Share URL Main | Share URL category | Post URL
All Rights Reserved @ Call for Papers - Conference & Journals