Search Paper
  • Home
  • Login
  • Categories
  • Post URL
  • Academic Resources
  • Contact Us

 

HIGH SPEED LOW POWER CMOS DOMINO OR GATE DESIGN IN 16NM TECHNOLOGY

google+
Views: 432                 

Author :  Rameshwar Rao

Affiliation :  Osmania University

Country :  Hyderabad.

Category :  Networks & Communications

Volume, Issue, Month, Year :  Volume 5, Number 13, July, 2015

Abstract :


Dynamic logic circuits provide more compact designs with faster switching speeds and low power consumption compared with the other CMOS design styles. This paper proposes a wide fan-in circuit with increased switching speed and noise immunity. Speed is achieved by quickly removing the charge on the dynamic node during evaluation phase, compared to the other circuits. The design also offers very less Power Delay Product (PDP). The design is exercised for 20% variation in supply voltage.

Keyword :  Low PDP design, High speed OR gate, Domino OR gate, Low power design.

Journal/ Proceedings Name :  International Journal of Computer Science & Information Technology (IJCSIT)

URL :  http://airccj.org/CSCP/vol5/csit54412.pdf

User Name : alex
Posted 22-02-2017 on 15:29:23 AEDT



Related Research Work

  • An Efficient Deep Learning Approach For Network Intrusion Detection System On Software Defined Network
  • Self-protection Mechanism For Wireless Sensor Networks
  • Human Mobility Patterns Modelling Using Cdrs
  • Effects Of Mac Parameters On The Performance Of Ieee 802.11 Dcf In Ns-3

About Us | Post Cfp | Share URL Main | Share URL category | Post URL
All Rights Reserved @ Call for Papers - Conference & Journals