International Journal of VLSI design & Communication Systems (VLSICS)
International journal of VLSI design & Communication Systems (VLSICS) is a bi monthly open access peer-reviewed journal that publishes articles which contribute new results in all areas of VLSI Design & Communications. The goal of this journal is to bring together researchers and practitioners from academia and industry to focus on advanced VLSI Design & communication concepts and establishing new collaborations in these areas. Authors are solicited to contribute to this journal by submitting articles that illustrate research results, projects, surveying works and industrial experiences that describe significant advances in the VLSI design & Communications.
Authors are invited to submit papers for this journal through Email: vlsicsjournal@airccse.org or through Submission System. Submissions must be original and should not have been published previously or be under consideration for publication while being evaluated for this Journal.
| Submission Deadline | : | November 09, 2025 |
| Authors Notification | : | December 09, 2025 |
| Final Manuscript Due | : | December 16, 2025 |
| Publication Date | : | Determined by the Editor-in-Chief |
June 2024, Volume 15, Number 1/2/3
Detection of Module Integration Errors in Hierarchical Circuit Designs
Nicholas Dematteis, Jesus Godinez, Gina Rhoads, and Maddu Karunaratne, University of Pittsburgh, USA
Power Evaluation of MIPS Architecture using Clock Gating Technique on FPGAs
V.Prasanth1, K.Babulu1, and M.Kamaraju2, 1JNTUGV, India, 2Gudlavalleru Engineering College, India
April 2023, Volume 14, Number 1/2
Mighty Macros and Powerful Parameters: Maximizing Efficiency and Flexibility in HDL Programming
Muneeb Ulla Shariff, Vineeth Kumar Veepuri, Nancy Dimri and Mahadevaswamy B N, Mirafra Technologies, India
An Efficient Segmented Random Access Scan Architecture with Test Compression
Maddumage Karunaratne1 and Bejoy G. Oomman2, 1University of Pittsburgh, USA, 2Genesys Testware/Broadcom Inc., USA
December 2022, Volume 13, Number 1/2/3/4/5/6
Approximate Arithmetic Circuit Design for Error Resilient Applications
Viraj Joshi and Pravin Mane, Bits Pilani, K.K. Birla Goa Campus, Goa, India
User Name : Devin
Posted 30-07-2025 on 20:19:58 AEDT